

### LM3670

# Miniature Step-Down DC-DC Converter for Ultra Low Voltage Circuits

### **General Description**

The LM3670 step-down DC-DC converter is optimized for powering ultra-low voltage circuits from a single Li-lon cell or 3 cell NiMH/NiCd batteries. It provides up to 350 mA load current, over an input voltage range from 2.5V to 5.5V. There are several different fixed voltage output options available as well as an adjustable output voltage version (see ordering information).

The device offers superior features and performance for mobile phones and similar portable applications with complex power management systems. Automatic intelligent switching between PWM low-noise and PFM low-current mode offers improved system control. During full-power operation, a fixed-frequency 1 MHz (typ). PWM mode drives loads from ~70 mA to 350 mA max, with up to 95% efficiency. Hysteretic PFM mode extends the battery life through reduction of the quiescent current to 15  $\mu$ A (typ) during light current loads and system standby. Internal synchronous rectification provides high efficiency (90 to 95% typ. at loads between 1 mA and 100 mA). In shutdown mode (Enable pin pulled low) the device turns off and reduces battery consumption to 0.1  $\mu$ A (typ.).

The LM3670 is available in a SOT23-5 package. A high switching frequency - 1 MHz (typ) - allows use of tiny surface-mount components. Only three external surface-mount components, an inductor and two ceramic capacitors, are required.

#### **Features**

- V<sub>OUT</sub> = Adj (0.7V min), 1.2, 1.5, 1.6, 1.8, 1.875, 2.5, 3.3V
- $\blacksquare$  2.5V  $\leq$  V<sub>IN</sub>  $\leq$  5.5V
- 15 µA typical quiescent current
- 350 mA maximum load capability
- 1 MHz PWM fixed switching frequency (typ.)
- Automatic PFM/PWM mode switching
- Available in fixed output voltages as well as an adjustable version
- SOT23-5 package
- Low drop out operation 100% duty cycle mode
- Internal synchronous rectification for high efficiency
- Internal soft start
- 0.1 µA typical shutdown current
- Operates from a single Li-Ion cell or 3 cell NiMH/NiCd batteries
- Only three tiny surface-mount external components required (one inductor, two ceramic capacitors)
- Current overload protection

### **Applications**

- Mobile phones
- HandHeld
- PDAs
- Palm-top PCs
- Portable Instruments
- Battery Powered Devices

### **Typical Application**



FIGURE 1. Fixed Output Voltage - Typical Application Circuit

### Typical Application (Continued)



FIGURE 2. Adjustable Output Voltage - Typical Application Circuit

### **Connection Diagram and Package Mark Information**

SOT23-5 Package NS Package Number MF05A



Note: The actual physical placement of the package marking will vary from part to part.

FIGURE 3. Top View

### **Pin Descriptions**

| Pin # | Name            | Description                                                                         |
|-------|-----------------|-------------------------------------------------------------------------------------|
| 1     | V <sub>IN</sub> | Power supply input. Connect to the input filter capacitor (Figure 1).               |
| 2     | GND             | Ground pin.                                                                         |
| 3     | EN              | Enable input.                                                                       |
| 4     | FB              | Feedback analog input. Connect to the output filter capacitor (Figure 1).           |
| 5     | SW              | Switching node connection to the internal PFET switch and NFET synchronous          |
|       |                 | rectifier. Connect to an inductor with a saturation current rating that exceeds the |
|       |                 | 750 mA max. Switch Peak Current Limit specification.                                |

#### **Ordering Information Voltage Option Order Number SPEC** Supplied As **Package Marking** (Level 95) (#/reel) (V) 3.3 LM3670MF-3.3 NOPB **SDEB** 1000 NOPB 3000 LM3670MFX-3.3 LM3670MF-3.3 1000 LM3670MFX-3.3 3000 NOPB 1000 2.5 LM3670MF-2.5 **SDDB** NOPB 3000 LM3670MFX-2.5 1000 LM3670MF-2.5 3000 LM3670MFX-2.5 NOPB 1000 1.875 LM3670MF-1.875 **SEFB NOPB** 3000 LM3670MFX-1.875 1000 LM3670MF-1.875 LM3670MFX-1.875 3000 NOPB 1.8 LM3670MF-1.8 SDCB 1000 **NOPB** 3000 LM3670MFX-1.8 LM3670MF-1.8 1000 3000 LM3670MFX-1.8 1.6 **NOPB SDBB** 1000 LM3670MF-1.6 LM3670MFX-1.6 NOPB 3000 LM3670MF-1.6 1000 LM3670MFX-1.6 3000 NOPB 1.5 LM3670MF-1.5 S82B 1000 NOPB LM3670MFX-1.5 3000 LM3670MF-1.5 1000 LM3670MFX-1.5 3000 1.2 LM3670MF-1.2 NOPB SCZB 1000 NOPB 3000 LM3670MFX-1.2 LM3670MF-1.2 1000 LM3670MFX-1.2 3000 NOPB SDFB 1000 Adjustable LM3670MF-ADJ

**NOPB** 

LM3670MFX-ADJ

LM3670MF-ADJ

LM3670MFX-ADJ

3 www.national.com

3000

1000

3000

### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 $V_{IN}$  Pin: Voltage to GND -0.2V to 6.0V EN Pin: Voltage to GND -0.2V to 6.0V FB, SW Pin: (GND-0.2V) to  $(V_{IN}+0.2V)$  Junction Temperature  $(T_{J-MAX})$   $-45^{\circ}C$  to  $+125^{\circ}C$ 

Storage Temperature Range -45°C to +150°C
Maximum Lead Temperature 260°C

(Soldering, 10 sec.)

ESD Rating (Note 3)
Human Body Model:
VIN, SW, FB, EN, GND 2.0kV
Machine Model: 200V

### Operating Ratings (Notes 1, 2)

Input Voltage Range 2.5V to 5.5V Recommended Load Current 0A to 350 mA Junction Temperature ( $T_J$ ) Range  $-40^{\circ}C$  to  $+125^{\circ}C$  Ambient Temperature ( $T_A$ ) Range  $-40^{\circ}C$  to  $+85^{\circ}C$ 

### **Thermal Properties**

Junction-to-Ambient 250°C/W Thermal Resistance ( $\theta_{JA}$ ) (SOT23-5)

**Electrical Characteristics** Limits in standard typeface are for  $T_J = 25^{\circ}C$ . Limits in **boldface** type apply over the full operating junction temperature range ( $-40^{\circ}C \le T_J \le +125^{\circ}C$ ). Unless otherwise noted  $V_{IN} = 3.6V$ ,  $V_{OUT} = 1.8V$ ,  $I_O = 150mA$ ,  $EN = V_{IN}$ 

| Symbol              | Parameter                          | Condition                                                             | Min  | Тур    | Max  | Units |
|---------------------|------------------------------------|-----------------------------------------------------------------------|------|--------|------|-------|
| V <sub>IN</sub>     | Input Voltage Range                | (Note 5)                                                              | 2.5  |        | 5.5  | V     |
| V <sub>OUT</sub>    | Fixed Output Voltage: 1.2V         | $2.5V \le V_{\text{IN}} \le 5.5V$ $I_{\text{O}} = 10 \text{ mA}$      | -2.0 |        | +4.0 | %     |
|                     |                                    | $2.5V \le V_{IN} \le 5.5V$<br>0 mA $\le I_O \le 150$ mA               | -4.5 |        | +4.0 |       |
|                     | Fixed Output Voltage: 1.5V         | $2.5V \le V_{IN} \le 5.5V$<br>$I_O = 10 \text{ mA}$                   | -2.5 |        | +4.0 | %     |
|                     |                                    | $2.5V \leq V_{IN} \leq 5.5V$ 0 mA $\leq I_O \leq 350$ mA              | -5.0 |        | +4.0 |       |
|                     | Fixed Output Voltage: 1.6V, 1.875V | $2.5V \le V_{IN} \le 5.5V$<br>$I_O = 10 \text{ mA}$                   | -2.5 |        | +4.0 | %     |
|                     |                                    | $2.5V \leq V_{IN} \leq 5.5V$ 0 mA $\leq I_O \leq 350$ mA              | -5.5 |        | +4.0 |       |
| Fi                  | Fixed Output Voltage: 1.8V         | $2.5V \le V_{IN} \le 5.5V$ $I_O = 10 \text{ mA}$                      | -1.5 |        | +3.0 | %     |
|                     |                                    | $2.5V \le V_{IN} \le 5.5V$<br>0 mA $\le I_O \le 350$ mA               | -4.5 |        | +3.0 |       |
|                     | Fixed Output Voltage: 2.5V, 3.3V   | $3.6V \le V_{IN} \le 5.5V$ $I_O = 10 \text{ mA}$                      | -2.0 |        | +4.0 | %     |
|                     |                                    | $3.6V \leq V_{IN} \leq 5.5V$ 0 mA $\leq$ I <sub>O</sub> $\leq$ 350 mA | -6.0 |        | +4.0 |       |
|                     | Adjustable Output Voltage (Note 4) | $2.5V \le V_{IN} \le 5.5V$<br>$I_O = 10 \text{ mA}$                   | -2.5 |        | +4.5 | %     |
|                     |                                    | $2.5V \le V_{IN} \le 5.5V$<br>0 mA $\le I_O \le 150$ mA               | -4.0 |        | +4.5 |       |
| Line_reg            | Line Regulation                    | $2.5V \le V_{\text{IN}} \le 5.5V$ $I_{\text{O}} = 10 \text{ mA}$      |      | 0.26   |      | %/V   |
| Load_reg            | Load Regulation                    | 150 mA ≤ I <sub>O</sub> ≤ 350 mA                                      |      | 0.0014 |      | %/mA  |
| V <sub>REF</sub>    | Internal Reference Voltage         |                                                                       |      | 0.5    |      | V     |
| I <sub>Q_SHDN</sub> | Shutdown Supply Current            | T <sub>A</sub> =85°C                                                  |      | 0.1    | 1    | μΑ    |

**Electrical Characteristics** Limits in standard typeface are for  $T_J = 25^{\circ}C$ . Limits in **boldface** type apply over the full operating junction temperature range ( $-40^{\circ}C \le T_J \le +125^{\circ}C$ ). Unless otherwise noted  $V_{IN} = 3.6V$ ,  $V_{OUT} = 1.8V$ ,  $I_O = 150mA$ ,  $EN = V_{IN}$  (Continued)

| Symbol                | Parameter                            | Condition                              | Min | Тур  | Max  | Units |
|-----------------------|--------------------------------------|----------------------------------------|-----|------|------|-------|
| I <sub>Q</sub>        | DC Bias Current into V <sub>IN</sub> | No load, device is not switching       |     | 15   | 30   | μΑ    |
|                       |                                      | (V <sub>OUT</sub> forced higher than   |     |      |      |       |
|                       |                                      | programmed output voltage)             |     |      |      |       |
| V <sub>UVLO</sub>     |                                      |                                        |     | 2.4  |      | V     |
| R <sub>DSON (P)</sub> | Pin-Pin Resistance for PFET          | V <sub>IN</sub> =V <sub>GS</sub> =3.6V |     | 360  | 690  | mΩ    |
| R <sub>DSON (N)</sub> | Pin-Pin Resistance for NFET          | V <sub>IN</sub> =V <sub>GS</sub> =3.6V |     | 250  | 660  | mΩ    |
| I <sub>LKG (P)</sub>  | P Channel Leakage Current            | V <sub>DS</sub> =5.5V                  |     | 0.1  | 1    | μA    |
| I <sub>LKG (N)</sub>  | N Channel Leakage Current            | V <sub>DS</sub> =5.5V                  |     | 0.1  | 1.5  | μA    |
| I <sub>LIM</sub>      | Switch Peak Current Limit            |                                        | 400 | 620  | 750  | mA    |
| η                     | Efficiency                           | I <sub>LOAD</sub> = 1 mA               |     | 91   |      |       |
|                       | $(V_{IN} = 3.6V, V_{OUT} = 1.8V)$    | I <sub>LOAD</sub> = 10 mA              |     | 94   |      |       |
|                       |                                      | I <sub>LOAD</sub> = 100 mA             |     | 94   |      | %     |
|                       |                                      | I <sub>LOAD</sub> = 200 mA             |     | 94   |      | 70    |
|                       |                                      | I <sub>LOAD</sub> = 300 mA             |     | 92   |      |       |
|                       |                                      | I <sub>LOAD</sub> = 350 mA             |     | 90   |      |       |
| V <sub>IH</sub>       | Logic High Input                     |                                        | 1.3 |      |      | V     |
| V <sub>IL</sub>       | Logic Low Input                      |                                        |     |      | 0.4  | V     |
| I <sub>EN</sub>       | Enable (EN) Input Current            |                                        |     | 0.01 | 1    | μΑ    |
| Fosc                  | Internal Oscillator Frequency        | PWM Mode                               | 550 | 1000 | 1300 | kHz   |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

Note 2: All voltages are with respect to the potential at the GND pin.

Note 3: The Human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. MIL-STD-883 3015.7

Note 4: Output voltage specification for the adjustable version includes tolerance of the external resistor divider.

Note 5: The input voltage range recommended for the specified output voltages are given below:

 $V_{\mbox{\footnotesize{IN}}}$  = 2.5V to 5.5V for 0.7V  $\leq V_{\mbox{\footnotesize{OUT}}}$  < 1.875V

 $V_{IN}$  = (  $V_{OUT}$  +  $V_{DROP~OUT})$  to 5.5V for 1.875  $\leq V_{OUT} \!\! \leq 3.3V$ 

Where  $V_{DROP OUT} = I_{LOAD} * (R_{DSON (P)} + R_{INDUCTOR})$ 



FIGURE 4. Simplified Functional Diagram

### **Typical Performance Characteristics** (unless otherwise stated: $V_{IN}$ = 3.6V, $V_{OUT}$ = 1.8V)

 $I_Q$  (Non-switching) vs.  $V_{IN}$ 













### Typical Performance Characteristics (unless otherwise stated: V<sub>IN</sub>= 3.6V, V<sub>OUT</sub>= 1.8V) (Continued)









20075811

#### 





20075813

# Load Transient I<sub>LOAD</sub> = 3mA to 280mA



Load Transient I<sub>LOAD</sub> = 0mA to 70mA



TIME (100  $\mu$ s/DIV)

20075817

20075816

### $\textbf{Typical Performance Characteristics} \text{ (unless otherwise stated: } V_{\text{IN}} = 3.6 \text{V, } V_{\text{OUT}} = 1.8 \text{V)} \text{ (Continued)}$







TIME (100 μs/DIV)

 $\begin{array}{c} \text{PFM Mode} \\ \text{V}_{\text{SW}}, \, \text{V}_{\text{OUT}}, \, \text{I}_{\text{INDUCTOR}} \, \, \text{vs. Time} \end{array}$ 



20075822

#### 



TIME (100  $\mu$ s/DIV)

20075819

# Load Transient $I_{LOAD} = 100$ mA to 300mA



(100 μ3/D1V)

20075821

### PWM Mode

 $V_{\text{SW}},\,V_{\text{OUT}},\,I_{\text{INDUCTOR}}$  vs. Time



TIME (1 µs/DIV)

20075823

### Typical Performance Characteristics (unless otherwise stated: V<sub>IN</sub>= 3.6V, V<sub>OUT</sub>= 1.8V) (Continued)



### **Operation Description**

#### **DEVICE INFORMATION**

The LM3670, a high efficiency step down DC-DC switching buck converter, delivers a constant voltage from either a single Li-Ion or three cell NiMH/NiCd battery to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, the LM3670 has the ability to deliver up to 350 mA depending on the input voltage and output voltage (voltage head room), and the inductor chosen (maximum current capability).

There are three modes of operation depending on the current required - PWM (Pulse Width Modulation), PFM (Pulse Frequency Modulation), and shutdown. PWM mode handles current loads of approximately 70 mA or higher. Lighter output current loads cause the device to automatically switch into PFM for reduced current consumption ( $I_{\rm Q}=15~\mu{\rm A}$  typ) and a longer battery life. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{\rm SHUTDOWN}=0.1~\mu{\rm A}$  typ).

The LM3670 can operate up to a 100% duty cycle (PMOS switch always on) for low drop out control of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage.

Additional features include soft-start, under voltage lock out, current overload protection, and thermal overload protection. As shown in *Figure 1*, only three external power components are required for implementation.

#### CIRCUIT OPERATION

The LM3670 operates as follows. During the first portion of each switching cycle, the control block in the LM3670 turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of

$$\frac{\mathsf{V}_{\mathsf{IN}}\text{-}\mathsf{V}_{\mathsf{OUT}}}{\mathsf{I}}$$

by storing energy in a magnetic field. During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

#### **PWM OPERATION**

During PWM operation the converter operates as a voltagemode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced.

#### **Internal Synchronous Rectification**

While in PWM mode, the LM3670 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

#### **Current Limiting**

A current limit feature allows the LM3670 to protect itself and external components during overload conditions PWM mode implements cycle-by-cycle current limiting using an internal comparator that trips at 620 mA (typ).

#### **PFM OPERATION**

At very light load, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency.

### **Operation Description** (Continued)

The part automatically transition into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

A. The inductor current becomes discontinuous

B. The peak PMOS switch current drops below the  $\rm I_{MODE}$  level:

$$I_{MODE} < 26 \text{ mA} + \frac{V_{IN}}{500} \text{ (typ)}$$

During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage in PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparator senses the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between 0.8% and 1.6% (typ) above the nominal PWM output voltage. If the output voltage is below the 'high' PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage exceeds the 'high' PFM threshold or the peak current exceeds the I<sub>PFM</sub> level set for PFM mode. The peak current in PFM mode is:

$$I_{PFM Peak} = 117 \text{ mA} + \frac{V_{IN}}{64\Omega} \text{ (typ)}$$

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the 'high' PFM comparator threshold (see Figure 5), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is less than 30 µA, which allows the part to achieve high efficiencies under extremely light load conditions. When the output drops below the 'low' PFM threshold, the cycle repeats to restore the output voltage to ~1.6% above the nominal PWM output voltage.

If the load current should increase during PFM mode (see *Figure 5*) causing the output voltage to fall below the 'low2' PFM threshold, the part automatically transitions into fixed-frequency PWM mode.



FIGURE 5. Operation in PFM Mode and Transition to PWM Mode

#### Soft-Start

The LM3670 has a soft-start circuit that limits in-rush current during start-up. Typical start-up times with a  $10\mu F$  output capacitor and 350mA load is  $400\mu s$ :

| Inrush Current (mA) | Duration (μSec) |
|---------------------|-----------------|
| 0                   | 32              |
| 70                  | 224             |
| 140                 | 256             |

| Inrush Current (mA) | Duration (µSec)       |
|---------------------|-----------------------|
| 280                 | 256                   |
| 620                 | until soft start ends |

Note 6: The first 32µS are to allow the bias currents to stabilize

### **Operation Description** (Continued)

#### **LDO - Low Drop Out Operation**

The LM3670 can operate at 100% duty cycle (no switching, PMOS switch is completely on) for low drop out support of the output voltage. In this way the output voltage is controlled down to the lowest possible input voltage.

The minimum input voltage needed to support the output voltage is

$$V_{IN,MIN} = I_{LOAD} * (R_{DSON,PFET} + R_{INDUCTOR}) + V_{OUT}$$

• ILOAD Load current

• R<sub>DSON,</sub> Drain to source resistance of PFET switch in the triode region

• R<sub>INDUCTOR</sub> Inductor resistance

### **Application Information**

## OUTPUT VOLTAGE SELECTION FOR ADJUSTABLE LM3670

The output voltage of the adjustable parts can be programmed through the resistor network connected from  $V_{\text{OUT}}$  to  $V_{\text{FB}}$  then to GND.  $V_{\text{OUT}}$  is adjusted to make  $V_{\text{FB}}$  equal to 0.5V. The resistor from  $V_{\text{FB}}$  to GND (R2) should be at least 100K $\Omega$  to keep the current sunk through this network well below the 15 $\mu\text{A}$  quiescent current level (PFM mode with no switching) but large enough that it is not susceptible to noise. If  $R_2$  is 200K $\Omega$ , and  $V_{\text{FB}}$  is 0.5V, then the current through the resistor feedback network is 2.5 $\mu\text{A}$  (  $I_{\text{FB}}$  =0.5V/R $_2$ ). The output voltage formula is:

$$V_{OUT} = V_{FB} * (\frac{R_1}{R_2} + 1)$$

- V<sub>OUT</sub> Output Voltage (V)
- V<sub>FB</sub> Feedback Voltage (0.5V typ)
- $R_1$  Resistor from  $V_{OUT}$  to  $V_{FB}$  ( $\Omega$ )
- R<sub>2</sub> Resistor from V<sub>OUT</sub> to GND (Ω)

For any output voltage greater than or equal to 0.7V a frequency zero must be added at 10kHz for stability. The formula is:

$$C_1 = \frac{1}{2 * \pi * R_1 * 10 \text{ kHz}}$$

For any output voltages below 0.7 and above or equal to 2.5V, a pole must also be placed at 10kHz as well. The lowest output voltage possible is 0.7V. At low output voltages the duty cycle is very small and, as the input voltage increases, the duty cycle decreases even further. Since the duty cycle is so low any change due to noise is an appreciable percentage. In other words, it is susceptible to noise. Capacitors  $\rm C_1$  and  $\rm C_2$  act as noise filters rather than frequency poles and zeros. If the pole and zero are at the same frequency the formula is:

$$C_2 = \frac{1}{2 * \pi * R_2 * 10 \text{ kHz}}$$

A pole can also be used at higher output voltages. For example, in the table *Table 3*, there is an entry for 1.24V with both a pole and zero at approximately 10kHz for noise rejection.

#### INDUCTOR SELECTION

There are two main considerations when choosing an inductor; the inductor current should not saturate, and the inductor current ripple is small enough to achieve the desired output voltage ripple.

There are two methods to choose the inductor current rating.

#### Method 1:

The total current is the sum of the load and the inductor ripple current. This can be written as

$$I_{MAX} = I_{LOAD} + \frac{I_{RIPPLE}}{2}$$

$$V_{OUT} = I_{LOAD} + (\frac{V_{IN} - V_{OUT}}{2 * L})(\frac{V_{OUT}}{V_{IN}})(\frac{1}{f})$$

- I<sub>LOAD</sub> load current
- V<sub>IN</sub> input voltage
- L inductor
- · f switching frequency
- I<sub>RIPPLE</sub> peak-to-peak

#### Method 2:

A more conservative approach is to choose an inductor that can handle the current limit of 700 mA.

Given a peak-to-peak current ripple  $(I_{PP})$  the inductor needs to be at least

$$L >= (\frac{V_{IN} - V_{OUT}}{I_{PP}}) * (\frac{V_{OUT}}{V_{IN}}) * (\frac{1}{f})$$

A 10  $\mu$ H inductor with a saturation current rating of at least 800 mA is recommended for most applications. The inductor's resistance should be less than around 0.3 $\Omega$  for good efficiency. *Table 1* lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor is suggested. For noise critical applications, a toroidal or shielded-bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise toroidal inductor, in the event that noise from low-cost bobbin models is unacceptable.

#### INPUT CAPACITOR SELECTION

A ceramic input capacitor of 4.7  $\mu$ F is sufficient for most applications. A larger value may be used for improved input voltage filtering. The input filter capacitor supplies current to the PFET switch of the LM3670 in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capcitor's low ESR provides the best

### **Application Information** (Continued)

noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with a surge current rating sufficient for the power-up surge from the input power source. The power-up surge current is approximately the capacitor's value ( $\mu F$ ) times the voltage rise rate ( $V/\mu s$ ). The input current ripple can be calculated as:

$$I_{RMS} = I_{OUTMAX} * \sqrt{\frac{V_{OUT}}{V_{IN}}} * (1 - \frac{V_{OUT}}{V_{IN}})$$

The worst case IRMS is:

IRMS = 
$$\frac{IRMS}{2}$$
 (duty cycle = 50%)

TABLE 1. Suggested Inductors and Their Suppliers

| Model         | Vendor               | Phone        | FAX          |
|---------------|----------------------|--------------|--------------|
| IDC2512NB100M | IDC2512NB100M Vishay |              | 408-330-4098 |
| DO1608C-103   | Coilcraft            | 847-639-6400 | 847-639-1469 |
| ELL6RH100M    | Panasonic            | 714-373-7366 | 714-373-7323 |
| CDRH5D18-100  | Sumida               | 847-956-0666 | 847-956-0702 |

#### **OUTPUT CAPACITOR SELECTION**

The output filter capacitor smoothes out current flow from the inductor to the load, maintaining a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output ripple current can be calculated as:

Voltage peak-to-peak ripple due to capacitance =

$$V_{PP-C} = \frac{I_{PP}}{f*8*C}$$

Voltage peak-to-peak ripple due to ESR =

$$V_{OUT} = V_{PP-ESR} = I_{PP} * R_{ESR}$$

Voltage peak-to-peak ripple, root mean squared =

$$V_{PP-RMS} = \sqrt{V_{PP-C}^2 + V_{PP-ESR}^2}$$

Note that the output ripple is dependent on the current ripple and the equivalent series resistance of the output capacitor ( $R_{\text{ESR}}$ ).

Because these two components are out of phase the rms value is used. The  $R_{\rm ESR}$  is frequency dependent (as well as temperature dependent); make sure the frequency of the  $R_{\rm ESR}$  given is the same order of magnitude as the switching frequency.

**TABLE 2. Suggested Capacitors and Their Suppliers** 

| Model                      | Type    | Vendor      | Phone        | FAX          |
|----------------------------|---------|-------------|--------------|--------------|
| 10 μF for C <sub>OUT</sub> | 71.     |             |              | <u> </u>     |
| VJ1812V106MXJAT            | Ceramic | Vishay      | 408-727-2500 | 408-330-4098 |
| LMK432BJ106MM              | Ceramic | Taiyo-Yuden | 847-925-0888 | 847-925-0899 |
| JMK325BJ106MM              | Ceramic | Taiyo-Yuden | 847-925-0888 | 847-925-0899 |
| 4.7 μF for C <sub>IN</sub> |         |             |              |              |
| VJ1812V475MXJAT            | Ceramic | Vishay      | 408-727-2500 | 408-330-4098 |
| EMK325BJ475MN              | Ceramic | Taiyo-Yuden | 847-925-0888 | 847-925-0899 |
| C3216X5R0J475M             | Ceramic | TDK         | 847-803-6100 | 847-803-6296 |

TABLE 3. Adjustable LM3670 Configurations for Various V<sub>OUT</sub>

| VOUT (V) | <b>R1 (K</b> Ω) | <b>R2 (K</b> Ω) | C1 (pF) | C2 (pF) | L (µH) | CIN (µF) | COUT (µF) |
|----------|-----------------|-----------------|---------|---------|--------|----------|-----------|
| 0.7      | 80.6            | 200             | 200     | 150     | 4.7    | 4.7      | 10        |
| 0.8      | 120             | 200             | 130     | none    | 4.7    | 4.7      | 10        |
| 0.9      | 160             | 200             | 100     | none    | 4.7    | 4.7      | 10        |
| 1.0      | 200             | 200             | 82      | none    | 4.7    | 4.7      | 10        |

# Application Information (Continued)

TABLE 3. Adjustable LM3670 Configurations for Various  $V_{\text{OUT}}$  (Continued)

| VOUT (V) | <b>R1 (K</b> Ω) | <b>R2 (K</b> Ω) | C1 (pF) | C2 (pF) | L (µH) | CIN (µF) | COUT (µF)            |
|----------|-----------------|-----------------|---------|---------|--------|----------|----------------------|
| 1.1      | 240             | 200             | 68      | none    | 4.7    | 4.7      | 10                   |
| 1.2      | 280             | 200             | 56      | none    | 4.7    | 4.7      | 10                   |
| 1.24     | 300             | 200             | 56      | none    | 4.7    | 4.7      | 10                   |
| 1.24     | 221             | 150             | 75      | 120     | 4.7    | 4.7      | 10                   |
| 1.5      | 402             | 200             | 39      | none    | 10     | 4.7      | 10                   |
| 1.6      | 442             | 200             | 39      | none    | 10     | 4.7      | 10                   |
| 1.7      | 487             | 200             | 33      | none    | 10     | 4.7      | 10                   |
| 1.875    | 549             | 200             | 30      | none    | 10     | 4.7      | 14.7                 |
|          |                 |                 |         |         |        |          | Note: (10   <br>4.7) |
| 2.5      | 806             | 200             | 22      | 82      | 10     | 4.7      | 22                   |

### Application Information (Continued)

#### **BOARD LAYOUT CONSIDERATIONS**

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a

DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability.



20075831

FIGURE 6. Board Layout Design Rules for the LM3670

Good layout for the LM3670 can be implemented by following a few simple design rules, as illustrated in .

- Place the LM3670, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Place the capacitors and inductor within 0.2 in. (5 mm) of the LM3670.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the LM3670 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the LM3670 by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- Connect the ground pins of the LM3670, and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to

- the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM3670 by giving it a low-impedance ground connection.
- Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.
- 5. Route noise sensitive traces, such as the voltage feed-back path, away from noisy traces between the power components. The voltage feedback trace must remain close to the LM3670 circuit and should be direct but should be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace.
- Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noisesensitive circuitry in the system can be reduced through distance.

In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board,

| Application Information (Continued)                                                                                        | IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and power to it is post-regulated to reduce conducted noise, using low- |  |  |
|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| arrange the CMOS digital circuitry around it (since this also generates noise), and then place sensitive preamplifiers and | it is post-regulated to reduce conducted noise, using low-<br>dropout linear regulators.                                                                                         |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |
|                                                                                                                            |                                                                                                                                                                                  |  |  |

### Physical Dimensions inches (millimeters) unless otherwise noted



5-Lead SOT23-5 Package **NS Package Number MF05A** 

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



**National Semiconductor Americas Customer** Support Center Email: new.feedback@nsc.com

Tel: 1-800-272-9959

www.national.com

**National Semiconductor Europe Customer Support Center** Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

**National Semiconductor** Asia Pacific Customer Support Center Email: ap.support@nsc.com **National Semiconductor** Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560